Smart Cards; UICC-Terminal interface; Physical, electrical and logical test specification; Part 2: UICC features (Release 11)

RTS/SCP-00102230Uv1100

General Information

Status
Published
Publication Date
27-Jun-2019
Technical Committee
Current Stage
12 - Completion
Due Date
21-May-2019
Completion Date
28-Jun-2019
Ref Project

Buy Standard

Standard
ETSI TS 102 230-2 V11.0.0 (2019-06) - Smart Cards; UICC-Terminal interface; Physical, electrical and logical test specification; Part 2: UICC features (Release 11)
English language
168 pages
sale 15% off
Preview
sale 15% off
Preview

Standards Content (Sample)

ETSI TS 102 230-2 V11.0.0 (2019-06)






TECHNICAL SPECIFICATION
Smart Cards;
UICC-Terminal interface;
Physical, electrical and logical test specification;
Part 2: UICC features
(Release 11)

---------------------- Page: 1 ----------------------
Release 11 2 ETSI TS 102 230-2 V11.0.0 (2019-06)



Reference
RTS/SCP-00102230Uv1100
Keywords
smart card, testing
ETSI
650 Route des Lucioles
F-06921 Sophia Antipolis Cedex - FRANCE

Tel.: +33 4 92 94 42 00  Fax: +33 4 93 65 47 16

Siret N° 348 623 562 00017 - NAF 742 C
Association à but non lucratif enregistrée à la
Sous-Préfecture de Grasse (06) N° 7803/88

Important notice
The present document can be downloaded from:
http://www.etsi.org/standards-search
The present document may be made available in electronic versions and/or in print. The content of any electronic and/or
print versions of the present document shall not be modified without the prior written authorization of ETSI. In case of any
existing or perceived difference in contents between such versions and/or in print, the prevailing version of an ETSI
deliverable is the one made publicly available in PDF format at www.etsi.org/deliver.
Users of the present document should be aware that the document may be subject to revision or change of status.
Information on the current status of this and other ETSI documents is available at
https://portal.etsi.org/TB/ETSIDeliverableStatus.aspx
If you find errors in the present document, please send your comment to one of the following services:
https://portal.etsi.org/People/CommiteeSupportStaff.aspx
Copyright Notification
No part may be reproduced or utilized in any form or by any means, electronic or mechanical, including photocopying
and microfilm except as authorized by written permission of ETSI.
The content of the PDF version shall not be modified without the written authorization of ETSI.
The copyright and the foregoing restriction extend to reproduction in all media.

© ETSI 2019.
All rights reserved.

TM TM TM
DECT , PLUGTESTS , UMTS and the ETSI logo are trademarks of ETSI registered for the benefit of its Members.
TM TM
3GPP and LTE are trademarks of ETSI registered for the benefit of its Members and
of the 3GPP Organizational Partners.
oneM2M™ logo is a trademark of ETSI registered for the benefit of its Members and
of the oneM2M Partners.
®
GSM and the GSM logo are trademarks registered and owned by the GSM Association.
ETSI

---------------------- Page: 2 ----------------------
Release 11 3 ETSI TS 102 230-2 V11.0.0 (2019-06)
Contents
Intellectual Property Rights . 11
Foreword . 11
Modal verbs terminology . 12
Introduction . 12
1 Scope . 13
2 References . 13
2.1 Normative references . 13
2.2 Informative references . 14
3 Definition of terms, symbols, abbreviations and formats . 15
3.1 Terms . 15
3.2 Symbols . 17
3.3 Abbreviations . 17
3.4 Formats . 18
3.4.1 Format of the table of optional features . 18
3.4.2 Format of the applicability table . 19
3.4.3 Status and Notations . 19
3.4.4 Numbers and Strings . 20
3.4.5 Format of the conformance requirements tables . 20
4 Test environment . 21
4.1 Table of optional features . 21
4.2 Applicability table . 22
4.3 Information provided by the device supplier . 25
4.4 Test equipment . 25
4.4.1 Overview . 25
4.4.2 Measurement/setting uncertainties . 25
4.4.2.1 V . 25
CC
4.4.2.2 RST . 26
4.4.2.3 CLK. 26
4.4.2.4 I/O . 26
4.4.3 Precision force-inducing contacting device . 26
4.4.4 Temperature controllable environment . 26
4.4.5 Temperature measuring device . 27
4.4.6 Voltage measuring device . 27
4.4.7 Precision measuring device. 27
4.4.8 Current measuring device . 27
4.4.9 Timing Measurements on contact I/O . 27
4.4.10 Default conditions for DUT operation . 27
4.5 Test execution . 28
4.5.1 Parameter variations . 28
4.5.2 Required application . 28
4.5.2.1 Application requirements . 28
4.5.2.2 Required application files . 28
4.5.2.2.1 Requirements for file creation and update . 28
4.5.2.2.2 EF . 28
TRANS16b
4.5.2.2.3 EF . 29
LF4R20b
4.5.2.2.4 EF . 29
LF4R10b
4.5.2.2.5 EF . 30
CYC4R3b
4.5.2.2.6 DF on ADF (Application DF) level . 30
4.5.2.2.7 EF . 31
SUBTRANS
4.5.2.2.8 EF . 31
SUBLF
4.5.2.2.9 EF . 32
SUBCYC
4.6 Pass criterion . 32
ETSI

---------------------- Page: 3 ----------------------
Release 11 4 ETSI TS 102 230-2 V11.0.0 (2019-06)
5 Conformance Requirements . 32
5.1 Conformance requirement naming . 32
5.2 Physical characteristic s . 33
5.3 Electrical specifications of the UICC - Terminal interface . 33
5.4 Initial communication establishment procedures . 35
5.5 Transmission protocols . 36
5.6 Application and file structure . 40
5.7 Security features . 45
5.8 Structure of commands and responses . 47
5.9 Commands . 48
5.10 Transmission oriented commands . 56
5.11 Application independent files . 56
5.12 Application independent protocol . 56
5.13 Support of APDU-based UICC applications over USB . 57
6 Test cases . 57
6.1 Introduction . 57
6.2 Physical characteristic tests . 58
6.2.1 Dimensions of the UICC card . 58
6.2.1.1 Test execution . 58
6.2.1.2 Initial conditions . 58
6.2.1.3 Test procedure . 58
6.2.2 Temperature range for card operation . 58
6.2.2.1 Test execution . 58
6.2.2.2 Initial conditions . 58
6.2.2.3 Test procedure 1 . 59
6.2.2.4 Test procedure 2 . 59
6.3 Electrical specifications of the UICC - Terminal interface . 59
6.3.1 Supply voltage V (contact C1) . 59
cc
6.3.1.1 V - Voltage limits . 59
cc
6.3.1.1.1 Test execution . 59
6.3.1.1.2 Initial conditions . 59
6.3.1.1.3 Test procedure . 60
6.3.1.2 V - Idle current limits . 60
cc
6.3.1.2.1 Test execution . 60
6.3.1.2.2 Initial conditions . 60
6.3.1.2.3 Test procedure . 60
6.3.1.3 V - Current limits in clock-stop-mode . 60
cc
6.3.1.3.1 Test execution . 60
6.3.1.3.2 Initial conditions . 60
6.3.1.3.3 Test procedure . 61
6.3.2 Reset RST (contact C2) . 61
6.3.2.1 RST - Static operation . 61
6.3.2.1.1 Test execution . 61
6.3.2.1.2 Initial conditions . 61
6.3.2.2 Test procedure . 61
6.3.3 Programming voltage Vpp (contact C6) . 61
6.3.3.1 Vpp - Static operation . 61
6.3.3.1.1 Test execution . 61
6.3.3.1.2 Initial conditions . 61
6.3.3.1.3 Test procedure 1 . 62
6.3.3.1.4 Test procedure 2 . 62
6.3.4 Clock CLK (contact C3) . 62
6.3.4.1 Frequency and duty cycle . 62
6.3.4.1.1 Test execution . 62
6.3.4.1.2 Initial conditions . 62
6.3.4.1.3 Test procedure . 63
6.3.4.2 Voltage and current . 63
6.3.4.2.1 Test execution . 63
6.3.4.2.2 Initial conditions . 63
6.3.4.2.3 Test procedure . 64
ETSI

---------------------- Page: 4 ----------------------
Release 11 5 ETSI TS 102 230-2 V11.0.0 (2019-06)
6.3.5 I/O (contact C7) . 64
6.3.5.1 Voltage and current . 64
6.3.5.1.1 Test execution . 64
6.3.5.1.2 Initial conditions . 64
6.3.5.1.3 Test procedure 1 . 65
6.3.5.1.4 Test procedure 2 . 65
6.3.5.1.5 Test procedure 3 . 66
6.4 Initial communication establishment procedure . 66
6.4.1 Supply voltage switching . 66
6.4.1.1 Supply voltage classes. 66
6.4.1.2 Power consumption of the UICC during ATR . 67
6.4.1.2.1 Test execution . 67
6.4.1.2.2 Initial conditions . 67
6.4.1.2.3 Test procedure . 67
6.4.1.3 Application related electrical parameters . 67
6.4.1.3.1 Test execution . 67
6.4.1.3.2 Initial conditions . 67
6.4.1.3.3 Test procedure . 67
6.4.2 ATR content. 68
6.4.2.1 ATR - Major capabilities . 68
6.4.2.1.1 Test execution . 68
6.4.2.1.2 Initial conditions . 68
6.4.2.1.3 Test procedure . 68
6.4.2.2 ATR - Speed enhancement . 68
6.4.2.2.1 Test execution . 68
6.4.2.2.2 Initial conditions . 68
6.4.2.2.3 Test procedure . 69
6.4.2.3 Global Interface bytes . 69
6.4.2.3.1 Test execution . 69
6.4.2.3.2 Initial conditions . 69
6.4.2.3.3 Test procedure . 69
6.4.3 PPS procedure . 69
6.4.3.1 Test execution . 69
6.4.3.2 Initial conditions . 69
6.4.3.3 Test procedure . 70
6.4.4 Reset procedures . 70
6.4.4.1 Test execution . 70
6.4.4.2 Initial conditions . 70
6.4.4.3 Test procedure 1 . 70
6.4.4.4 Test procedure 2 . 71
6.4.4.5 Test procedure 3 . 71
6.4.4.6 Test procedure 4 . 71
6.4.5 Clock stop mode . 71
6.4.5.1 Test execution . 71
6.4.5.2 Initial conditions . 71
6.4.5.3 Test procedure . 72
6.4.6 Bit/character duration and sampling time . 72
6.4.7 Error handling . 72
6.4.7.1 Test execution . 72
6.4.7.2 Initial conditions . 72
6.4.7.3 Test procedure . 72
6.4.8 Compatibility . 72
6.4.8.1 Test execution . 72
6.5 Transmission Protocols . 73
6.5.1 Physical Layer . 73
6.5.1.1 Test execution . 73
6.5.2 Data Link Layer . 73
6.5.2.1 Character Frame .
...

Questions, Comments and Discussion

Ask us and Technical Secretary will try to provide an answer. You can facilitate discussion about the standard in here.